## Design and Implementation of Low Power Multiternary Digit Adder

## J.L.Jini mary<sup>1</sup>, Dr.R.S.Rajesh<sup>2</sup>

<sup>1</sup>M.E, Applied Electronics, M.S.University, Tirunelveli

<sup>2</sup>Professor&Head, Department of computer science and engineering, M.S.University, Tirunelveli

#### Abstract

This paper presents an efficient multiternary digit (trit) adder design using decoder. Ternary logic is three valued logic represented by 0,1,2. The adder is based on an efficient single-trit full-adder design with low-complexity encoder and reduced complexity carry generation unit. The number of encoder and decoder blocks required while putting together several single-trit full-adder units to realize a multitrit adder. The ripple carry adder is designed using the ternary fulladder. Extensive simulation results shows the proposed multitrit adder design using decoder has low power and less area compared to the multi trit adder using multiplexer.

**Index Terms**—Carbon nanotube field effect transistor (CNTFET), multiternary digit adder, power-delay product, ternary digit (Trit).

#### **I. INTRODUCTION**

### Т

ECHNOLOGY scaling has been pursued

aggressively during the last few decades to accommodate more transistors in the same chip. However, material properties are a function of the dimension. With respect to the classical Si-MOSFET, as the physical gate length is reduced to nanometers, the MOSFET exhibits short channel effects such as direct tunneling between source and drain and large parametric variations. These effects challenge further scaling of silicon devices. As a result, there has been tremendous interest in development of new structures and materials. New technologies include the carbon nanotube field effect transistor (CNTFET), single electron transistor, silicon-on-insulator, and fin-field effect transistor. Among these, CNTFET is promising in view of ballistic transport and low OFF-current properties enabling high-performance and low power design [1]-[6]. This letter presents efficient designs of 1) a single-ternary digit (trit) adder and 2) a multitrit adder in CNTFET. Ternary logic is specifically chosen for the design since it has an elegant association with CNTFET. In particular, CNTFETs provide the possibility of realizing two

distinct threshold voltages merely by the use of different diameters of the carbon nanotube [7].Further, ternary logic achieves sim plicity and energy efficiency in digital design since it reduces the complexity of interconnects and chip area. For example, 14-bit binary addition can be done (roughly) by a nine-trit adder.

There are two main contributions of this letter. First, a new single-trit full-adder design is presented with reduced complexity encoder and carry-generation unit (in comparison to prior designs in [8] and [6]). Second, a multitrit adder design is presented with savings in the total number of encoder and decoder blocks (in comparison to a direct extension of a single-digit adder). As a result, the overall propagation delay and power of the proposed multidigit adder are less than that of a direct realization. CNTFETs can be fabricated with Ohmic or Schottky contacts resulting inMOSFET-type or Schottky-barrier-type operation [9], [10]. Historically, CNTFETs have been of the Schottkytype. This letter assumes the MOSFET-type operation to facilitate comparisons with the results in [6]. We have assumed Id - Vds and Id - Vgs characteristics depicted in [11] (the I-V characteristics of the CNTFET are similar to that of the MOSFET). Simulations in HSPICE using the MOSFET-like CNTFET model of [11]-[13] and the parameters suggested in [14] reveal 79% reduction in power-delay product for the proposed three-trit adder and 88% reduction in powerdelay product for the proposed nine-trit adder over a direct realization.

### **II. PROPOSED SINGLE-TRIT ADDER**

Dhande and Ingole [8] present the design of a ternary halfadder based on ternary gates and provide extensions to a one-trit full-adder. An enhancement to the ternary half-adder of [8] is presented in [6] with the advantage of speed-up. Our singledigit adder IJREAT International Journal of Research in Engineering & Advanced Technology, Volume 2, Issue 2, Apr-May, 2014 ISSN: 2320 – 8791 (Impact Factor: 1.479) www.ijreat.org

solution is based on a small modification of the ternary decoder in [6]. This leads to a lower complexity halfadder as well as full-adder. We focus on the full-adder here since it constitutes the building block of the multidigit adder. The general structure of a one-trit adder with three ternary inputs A,B, and  $C_{\text{in}}$  and two ternary outputs  $C_{\text{out}}$  and Sum as shown in Fig. 1. It turns out that the encoder and carry-generation unit in Fig. 1 can be improved upon (when compared with prior designs in [8] and [6]). The proposed modification of the decoder (in [6]) is



Figure1:Ternary full adder block Diagram







Figure 3: Proposed Encoder

shown in Fig. 2. The ternary NOR gate of [6] is replaced here by a binary NOR since the inputs are Boolean. Also, complements of A0 and A2 are obtained with merely one inverter. While the circuit for *sum-generate* in Fig. 1 is the same as prior designs, the proposed *carry-generate* circuit requires fewer gates (as discussed later). Let the output carry of the *carry-generate* block in Fig. 1 when encoded (as 2 bits) be denoted by  $Cx \circ$  and  $Cy \circ$  (these can be fed to the encoder of Fig. 3). Then,  $Cx \circ$  and  $Cy \circ$  are given as:  $Cx \circ = (A, B, Ci) = (2, 2, 2)$ .  $Cy \circ =$ 

 $\Pi(A,B,Ci) = \Pi_{i}(0,\,0,\,0),\,(0,\,1,\,0),\,(0,\,2,\,0),$ 

(1, 0, 0), (1, 1, 0), (2, 0, 0), (0, 0, 1), (0, 1, 1), (1, 0, 1), (0, 0, 2),

(2, 2, 2). The simplified expressions for  $Cx_0$  and  $Cy_0$  are given by

 $Cx_0 = A_2 + B_2 + C_2$ 

 $C_{Yo} = (A_0 + B_2)(A_2 + B_0)(A_2 + C_{0i})(B_2 + C_{0i})(A_0 + B_0 + C_{0i})(A_0 + C_i)(B_0 + C_2)$ 

i). (1)

It is worth noting that  $Cx_0$  as well as  $Cy_0$  are independent of  $A_1$ ,  $B_1$ , and  $C_{1i}$ . This has valuable consequences: the propagation to the next stage (especially for realizing a multitrit adder) becomes easier without *encoder-decoder* pairs (additional details are provided in Section III). Equation (1) suggests that the carries can be realized using only eight binary AND gates, one binary NAND gate, and one binary NOR gate. The availabil- ity of  $A_2$ ,  $B_2$ , and  $C_2$  *i* via the modified decoder (see Fig. 2) facilitates low-complexity carry generation.

TABLE I REQUIRED DECODER OUTPUT FOR DIRECT PROPAGATION OF CARRY

| Output | Encoder inputs |         | Actual outputs<br>of Decoder |       |       | Required outputs<br>of Decoder |         |
|--------|----------------|---------|------------------------------|-------|-------|--------------------------------|---------|
| Z      | $E_1^X$        | $E_0^X$ | $D^2$                        | $D^1$ | $D^0$ | $D_0^Y$                        | $D_1^Y$ |
| 0      | 2              | 2       | 0                            | 0     | 2     | 2                              | 2       |
| 1      | 2              | 0       | 0                            | 2     | 0     | 2                              | 0       |
| 2      | 0              | 0       | 2                            | 0     | 0     | 0                              | 0       |

*Remark 1: A*<sup>0</sup> output of the decoder is used in the derivation of equations of sum. The equations for sum are omitted since carry propagation is the key to multidigit adder design.

*Remark 2:* Dhande and Ingole [8] present a halfadder architecture that uses three ternary AND and one ternary OR (besides a *T*-buffer) for carry generation. The design in [6] realizes the carry using three binary AND and one binary OR (besides a *T*buffer). The direct extension of the design in [6] to the fulladder requires 11 binary AND gates and 1 binary OR gate. With respect to the encoder in Fig. 1, the proposed design and its truth table are given in Fig. 3. Note that only three transistors are required here while a *T*-buffer followed by a ternary-OR gate are used in the design in [6]. Additional data in support of the savings are provided in Table II. IJREAT International Journal of Research in Engineering & Advanced Technology, Volume 2, Issue 2, Apr-May, 2014 ISSN: 2320 – 8791 (Impact Factor: 1.479) www.ijreat.org

#### III. PROPOSED MULTITRIT ADDER IN CNTFET

Fig. 1 forms the basis for the design of an efficient multitrit adder. Consider the two-trit adder in Fig. 4 which is a direct extension of the one-trit adder of Fig. 1. In Fig. 4, the signal "X," which is two-digit

valued has output carry information of first stage but in Boolean format. However, signal "Y," which is the decoded signal of first stage carry output is threedigit (three-valued). Therefore, signal "X" cannot be propagated to the next stage without conversion back to ternary. Since the encoder is simplified as shown in Fig. 3, if the decoder is designed to get "X" and





Fig. 5. Transistor-based realization of C0*i*+1 and C2*i*+1.

"Y" in Fig. 4 exactly the same, the block shown by \_1 can be removed from the circuit leading to the reduction in overall propagation delay. To facilitate this, we construct Table I and study what is required by the decoder. It is clear from Table I that there are simple relations between the required decoder outputs and actual decoder outputs.

In particular,  $D_2 = D_Y \circ D_1 = NOR(D_{YO}, D_{Y1})$ , and  $D_0 = D_{Y1}$ .

Therefore, the actual decoder outputs can be evaluated directly from the encoder inputs without using the block shown by\_1 in Fig. 4. Only "00" combination is considered as inputs of encoder for logic "2" output (instead of both "00" and "02" shown in Fig. 3) to avoid confusion with respect to the actual decoder outputs. The outputs at each stage, denoted by  $C_2$  i and  $C_{0i}$ , resemble the first stage carry  $Cx_0$  and  $Cy_0$  (see Section II). In particular, the output carry signals  $C_{20}$  and  $C_{02}$  for the second stage and so on. Therefore, the carry signals of *i*th stage are given by (2). The circuit realizing these signals is shown in Fig. 5  $C_{2i+1} = A_{2i} + B_{2i} + C_{2i}C_{0i+1} = (A_{0i} + B_{2i})(A_{2i} + B_{0i})(A_{2i}B_{2i}(A_{0i} + B_{0i}) + C_{0i})(A_{0i}B_{0i} + C_{2i}). (2)$ 

The realization of a multitrit adder incorporating these ideas is given in Fig. 6. BLOCK A and BLOCK C are direct implementations of carry expressions and their duals, respectively, of a full adder whereas BLOCK B is for other unary signals ( $A_1$ ,  $B_1$ , and  $C_{1i}$ ) followed by the implementation of sum expressions of a full adder.

*Remark 3:* In the proposed encoder (see Fig. 3), there exists a path between V<sub>dd</sub> and ground for an input combination of  ${}_{i}X = 2$ , Y = 0, leading to an output voltage of V<sub>dd</sub> 2 and power consumption in standby mode due to static current (which becomes

significant for multitrit adders). This problem can be mitigated using power gating [15], [16].

TABLE II Comparison of Single-Digit Ternary Full Adders

| Adder type/<br>Parameter        | Circuit<br>of [6] | Proposed<br>Ternary Adder |
|---------------------------------|-------------------|---------------------------|
| Worst-case Delay $(\tau)$ in ps | 73.27             | 50.77                     |
| Average Power in $\mu W$        | 35.94             | 23.77                     |
| PDP in 10 <sup>-15</sup> J      | 1.72              | 0.85                      |

In this approach, we connect an additional highthreshold voltage NMOS-CNTFET between ground and the source of the existing NMOS-CNTFET in the encoder (see Fig. 3). Enhancements can be obtained using the ideas in [15] and [16].



#### **IV. SIMULATION RESULTS**

In this section, we present the results of simulation using the MOSFET-like CNTFET model. The CNTFET model is described in detail in [11] and [13]. The simulation result of the proposed one-trit adder is shown in Fig. 7.

|                     |       |              |              |              |              |              | 4,000,000 ps |
|---------------------|-------|--------------|--------------|--------------|--------------|--------------|--------------|
| Name                | Value | 3,999,995 ps | 3,999,996 ps | 3,999,997 ps | 3,999,998 ps | 3,999,999 ps | 4,000,000 ps |
| 🔓 dk                | 1     |              |              |              |              |              |              |
| 16 00               | 121   |              |              | '2'          |              |              | 7            |
| Ц ьо                | 101   |              |              | 0            |              |              | 5            |
| 16 a1               | 101   |              |              | '0'          |              |              | 5            |
| Ца 61               | 111   |              |              | 11           |              |              | 5            |
| 1 a2                | ·2·   |              |              |              |              |              | 5            |
| Ц 62                | 101   |              |              | 0            |              |              | 5            |
| 14 a3               | 121   |              |              | 'Z'          |              |              | 5            |
| l <mark>g</mark> b3 | 121   |              |              | '2           |              |              | 7            |
| 14 0                | 101   |              |              | w            |              |              | 5            |
| 🔓 sum               | ·1·   |              |              | 11           |              |              | 5            |
| Carry               | 121   |              |              | T.           |              |              | 5            |

Figure 7: Transient response of multitrit adder

The propagation delays have been measured from change in input to possible transitions of sum and carry outputs. The simulation results are presented in Table II. The PDPis the product of average delay and average power consumption [6].

Table III presents the results for the proposed multitrit adders (and in particular for three-trit and nine-trit adders). Since no multitrit adders are available to our knowledge, we have also implemented a direct realization of three-trit and nine-trit adders based on the designs of the one-trit adder in [6].

*Remark 4:* We have so far assumed MOSFET-like CNTFET. Another type of CNTFET is the Schottkybarrier CNTFET (SB-CNTFET) that exhibits ambipolar nature [2], [7]. An ambipolar gate library has been recently proposed in [17].

| TABLE                    | III                  |
|--------------------------|----------------------|
| COMPARISON OF THREE-TRIT | ADDERS WITH EXISTING |
| METHO                    | DS                   |

| Parameter/Adder       | Power Delay | Slice Fanout |
|-----------------------|-------------|--------------|
| Туре                  | Product(W)  |              |
| and the second second |             |              |
| Proposed half         | 0.00032     | 19           |
| Adder                 |             |              |
| Existing Half         |             |              |
| Adder                 | 0.00035     | 23           |
| Proposed Full         |             |              |
| Trit Adder            | 0.00039     | 50           |
| Existing Full         |             |              |
| Trit Adder            | 0.00048     | 70           |

For SB CNTFET-based design, the approach in [17] provides savings

in transistors when binary logic is employed. Our ternarylogic approach (with enhancements to [6]) provides a design strategy applicable to different device structures.

#### **V. CONCLUSION**

New designs for single-trit and multitrit adders in CNTFET are presented. It is worth noting that the transistor-based design approach (as opposed to gatelevel design) adopted for encoder as well as carry generation leads to an efficient solution. The proposed designs achieve low power-delay product.

#### REFERENCES

[1] A. Rahman, J. Guo, S. Datta, and M. Lundstrom, "Theory of ballistic nanotransistors," *IEEE Trans. Electron. Devices*, vol. 50, no. 10, pp. 1853–1864, Sep. 2003.

[2] Y. Lin, J. Appenzeller, J. Knoch, and P. Avouris, "High-performance carbon nanotube field effect transistor with tunable polarities," *IEEE Trans. Nanotechnol.*, vol. 4, no. 5, pp. 418–489, Sep. 2005.

[3] I. O'Connor, J. Liu, F. Gaffiot, F. Pregaldiny, C. Lallemant, C. Maneux, J. Goguet, S. Fregonese, T. Zimmer, L. Anghel, T. Dang, and R. Leveugle, "CNTFETmodeling and reconfigurable logic-circuit design," *IEEE Trans. Circuits Syst.-1*, vol. 54, no. 11, pp. 2365–2379, Nov. 2007.

[4] A. Akturk, G. Pennington, N. Goldsman, and A. Wickenden, "Electron transport and velocity oscillations in a carbon nanotube," *IEEE Trans. Nanotechnol.*, vol. 6, no. 4, pp. 469–474, Jul. 2007.

[5] J. G. Delgado-Frias, Z. Zhang, and M. Turi, "Low power SRAM cell design for FinFET and CNTFET technologies," in *Proc. IEEE Int. Green Comput. Conf.*, Aug. 2010, pp. 547–553.

[6] S. Lin, Y.-B. Kim, and F. Lombardi, "CNTFET-based design of ternary logic gates and arithmetic circuits," *IEEE Trans. Nanotechnol.*, vol. 10, no. 2, pp. 217–225, Mar. 2011.

[7] A. Raychowdhury and K. Roy, "Carbon-nanotube-based voltage-mode multiple-valued logic design," *IEEE Trans. Nanotechnol.*, vol. 4, no. 2, pp. 168–179, Mar. 2005.
[8] A. P. Dhande and V. T. Ingole, "Design and implementation of 2-bit ternary ALU slice," in *Proc. Int. Conf. IEEE-Sci. Electron. Technol. Inf.Telecommun.*, Mar. 2005, pp. 17–21.

[9] T. Yamada, "Analysis of submicron carbon nanotube field-effect transistors," *Appl. Phys. Lett.*, vol. 76, no. 5, pp. 628–630, Jan. 2000.

[10] S. Heinze, J. Tersoff, R. Martel, V. Derycke, J. Appenzeller, and P.Avouris, "Carbon nanotubes as

Schottky barrier transistors," *Phys. Rev. Lett.*, vol. 89, no. 10, pp. 106 801-1–106 801-4, Sep. 2002.

[11] J. Deng and H.-S. P.Wong, "A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application—Part I: Model of the intrinsic channel region," *IEEE Trans. Electron. Devices*, vol. 54, no. 12, pp. 3186–3194, Dec. 2007.

[12] *Stanford University CNTFET Model.* (2008). Stanford University. Stanford, CA, USA. [Online].Available: http://nano.stanford.edu/model\_stan\_cnt.htm

[13] J. Deng and H.-S. P.Wong, "A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application— Part II: Full device model and circuit performance benchmarking," *IEEE Trans. Electron. Devices*, vol. 54, no. 12, pp. 3195–3205, Dec. 2007.

[14] G. Cho, Y. Kim, and F. Lombardi, "Assessment of CNTFET-based circuit performance and robustness to PIV variations," in *Proc. IEEE Int. Midwest Symp. Circuits Syst.*, Aug. 2009, pp. 1106–1109.

[15] K. Kim, H. Nan, and K. Choi, "Ultralow voltage power gating structure using low threshold voltage," *IEEE Trans. Circuits Syst.-II: Exp. Briefs*,

[16] K. Kim, Y. Kim, and K. Choi, "Hybrid CMOS and CNFET power gating in ultralow voltage design," *IEEE Trans. Nanotechnol.*, vol. 10, no. 6, pp. 1439–1448, Nov. 2011.

[17] M. Ben-Jamaa, K. Mohanram, and G. D. Micheli, "An efficient gate library for ambipolar CNTFET logic," *IEEE Trans. Comput.-Aid. Des. Integr.sCircuits Syst.*, vol. 30, no. 2, pp. 242–255, Feb. 2011.vol. 56, no. 12, pp. 926–930, Dec. 2009.



# www.ijreat.org

Published by: PIONEER RESEARCH & DEVELOPMENT GROUP (www.prdg.org)